## **Compiler Register Usage**

| Register | Name            | Function                                   |
|----------|-----------------|--------------------------------------------|
| R0       | zero            | Always contains 0                          |
| R1       | at              | Assembler temporary                        |
| R2-R3    | v0-v1           | Function return value                      |
| R4-R7    | a0-a3           | Function parameters                        |
| R8-R15   | t0-t7           | Function temporary values                  |
| R16-R23  | s0-s7           | Saved registers across function calls      |
| R24-R25  | t8-t9           | Function temporary values                  |
| R26-R27  | k0-k1           | Reserved for interrupt handler             |
| R28      | gp              | Global pointer                             |
| R29      | sp              | Stack Pointer                              |
| R30      | s8              | Saved register across function calls       |
| R31      | ra              | Return address from function call          |
| HI-LO    | lo-hi           | Multiplication/division results            |
| PC       | Program Counter | Points at 8 bytes past current instruction |
| EPC      | ерс             | Exception program counter return address   |

## **Branch Delay Slot**

There is one branch delay slot. This means that the instuction after a branch is always executed before the CPU decides to take the branch or not.

## **Assembly Example**

Also see opcodes.asm which tests all of the opcodes.

```
LUI $4, 0x1234 #i = 0x12345678;

ORI $4, $4, 0x5678

BLEZ $4, NoAdd #if (i > 0) i += 9;

NOP #Branch Delay Slot

ADDIU $4, $4, 9
```

## **Opcodes**

| Opcode | Name    | Action | Oncodo hitfioldo |
|--------|---------|--------|------------------|
| Opcode | ivairie | ACTION | Opcode bitfields |

| Arithmet           | ic Logic Uı                           | nit                                                                                                      |            |    |    |               |       |            |  |
|--------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------|------------|----|----|---------------|-------|------------|--|
| ADD<br>rd,rs,rt    | Add                                   | rd=rs+rt                                                                                                 | 00000      | rs | rt | rd            | 00000 | 10000<br>0 |  |
| ADDI<br>rt,rs,imm  | Add<br>Immediat<br>e                  | rt=rs+imm                                                                                                | 00100<br>0 | rs | rt | imm           |       |            |  |
| ADDIU<br>rt,rs,imm | Add<br>Immediat<br>e<br>Unsigned      | rt=rs+imm                                                                                                | 00100      | rs | rt | imm           |       |            |  |
| ADDU<br>rd,rs,rt   | Add<br>Unsigned                       | rd=rs+rt                                                                                                 | 00000      | rs | rt | rd 00000 1000 |       |            |  |
| AND<br>rd,rs,rt    | And                                   | rd=rs&rt                                                                                                 | 00000      | rs | rt | rd            | 00000 | 10010<br>0 |  |
| ANDI<br>rt,rs,imm  | And<br>Immediat<br>e                  | rt=rs&imm                                                                                                | 00110<br>0 | rs | rt | imm           |       |            |  |
| LUI<br>rt,imm      | Load<br>Upper<br>Immediat<br>e        | rt=imm<<16                                                                                               | 00111      | rs | rt | imm           |       |            |  |
| NOR<br>rd,rs,rt    | Nor                                   | rd=~(rs rt)                                                                                              | 00000      | rs | rt | rd            | 00000 | 10011<br>1 |  |
| OR<br>rd,rs,rt     | Or                                    | rd=rs rt                                                                                                 | 00000      | rs | rt | rd            | 00000 | 10010<br>1 |  |
| ORI<br>rt,rs,imm   | Or<br>Immediat<br>e                   | rt=rs imm                                                                                                | 00110      | rs | rt | imm           |       |            |  |
| SLT<br>rd,rs,rt    | Set On<br>Less Than                   | rd=rs <rt< td=""><td>00000</td><td>rs</td><td>rt</td><td>rd</td><td>00000</td><td>10101<br/>0</td></rt<> | 00000      | rs | rt | rd            | 00000 | 10101<br>0 |  |
| SLTI<br>rt,rs,imm  | Set On<br>Less Than<br>Immediat<br>e  | rt=rs <imm< td=""><td>00101</td><td>rs</td><td>rt</td><td colspan="3">imm</td></imm<>                    | 00101      | rs | rt | imm           |       |            |  |
| SLTIU<br>rt,rs,imm | Set On <<br>Immediat<br>e<br>Unsigned | rt=rs <imm< td=""><td>00101</td><td>rs</td><td>rt</td><td colspan="4">imm</td></imm<>                    | 00101      | rs | rt | imm           |       |            |  |
| SLTU<br>rd,rs,rt   | Set On<br>Less Than<br>Unsigned       | rd=rs <rt< td=""><td>00000</td><td>rs</td><td>rt</td><td>rd</td><td>00000</td><td>10101<br/>1</td></rt<> | 00000      | rs | rt | rd            | 00000 | 10101<br>1 |  |

| SUB               | Subtract                                 | rd=rs-rt                                                                                                  | 00000      | rs    | rt    | rd        | 00000  | 10001      |
|-------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------|-------|-------|-----------|--------|------------|
| rd,rs,rt          |                                          |                                                                                                           | 0          |       |       |           |        | 0          |
| SUBU<br>rd,rs,rt  | Subtract<br>Unsigned                     | rd=rs-rt                                                                                                  | 00000      | rs    | rt    | rd        | 00000  | 10001      |
| XOR<br>rd,rs,rt   | Exclusive<br>Or                          | rd=rs^rt                                                                                                  | 00000      | rs    | rt    | rd        | 00000  | 10011<br>0 |
| XORI<br>rt,rs,imm | Exclusive<br>Or<br>Immediat<br>e         | rt=rs^imm                                                                                                 | 00111<br>0 | rs    | rt    | imı       | m      |            |
| Shifter           |                                          |                                                                                                           |            |       |       |           |        |            |
| SLL<br>rd,rt,sa   | Shift Left<br>Logical                    | rd=rt< <sa< td=""><td>00000<br/>0</td><td>rs</td><td>rt</td><td>rd</td><td>sa</td><td>00000</td></sa<>    | 00000<br>0 | rs    | rt    | rd        | sa     | 00000      |
| SLLV<br>rd,rt,rs  | Shift Left<br>Logical<br>Variable        | rd=rt< <rs< td=""><td>00000</td><td>rs</td><td>rt</td><td>rd</td><td>00000</td><td>00010<br/>0</td></rs<> | 00000      | rs    | rt    | rd        | 00000  | 00010<br>0 |
| SRA<br>rd,rt,sa   | Shift<br>Right<br>Arithmetic             | rd=rt>>sa                                                                                                 | 00000      | 0000  | rt    | rd        | sa     | 00001      |
| SRAV<br>rd,rt,rs  | Shift<br>Right<br>Arithmetic<br>Variable | rd=rt>>rs                                                                                                 | 00000      | rs    | rt    | rd        | 00000  | 00011      |
| SRL<br>rd,rt,sa   | Shift<br>Right<br>Logical                | rd=rt>>sa                                                                                                 | 00000      | rs    | rt    | rd        | sa     | 00001      |
| SRLV<br>rd,rt,rs  | Shift<br>Right<br>Logical<br>Variable    | rd=rt>>rs                                                                                                 | 00000      | rs    | rt    | rd        | 00000  | 00011      |
| Multiply          |                                          |                                                                                                           |            |       | 1     |           |        |            |
| DIV rs,rt         | Divide                                   | HI=rs%rt; LO=rs/rt                                                                                        | 00000      | rs    | rt    | 00        | 000000 | 01101<br>0 |
| DIVU<br>rs,rt     | Divide<br>Unsigned                       | HI=rs%rt; LO=rs/rt                                                                                        | 00000      | rs    | rt    | 00000000  |        | 01101      |
| MFHI rd           | Move<br>From HI                          | rd=HI                                                                                                     | 00000      | 00000 | 00000 | rd 00000  |        | 01000<br>0 |
| MFLO rd           | Move<br>From LO                          | rd=LO                                                                                                     | 00000      | 00000 | 00000 | rd        | 00000  | 01001<br>0 |
| MTHI rs           | Move To<br>HI                            | HI=rs                                                                                                     | 00000      | rs    | 00000 | 000000000 |        | 01000<br>1 |

| MTLO rs                 | Move To<br>LO                | LO=rs                             | 00000      | rs         | 00000     | 000000000000<br>0 |        |            |  |
|-------------------------|------------------------------|-----------------------------------|------------|------------|-----------|-------------------|--------|------------|--|
| MULT<br>rs,rt           | Multiply                     | HI,LO=rs*rt                       | 00000      | rs         | rt        | 00                | 000000 | 01100<br>0 |  |
| MULTU<br>rs,rt          | Multiply<br>Unsigned         | HI,LO=rs*rt                       | 00000      | rs         | rt        | 00000000<br>00    |        | 01100<br>1 |  |
| Branch                  |                              |                                   |            |            |           |                   |        |            |  |
| BEQ<br>rs,rt,offse<br>t | Branch<br>On Equal           | if(rs==rt)<br>pc+=offset*4        | 00010<br>0 | rs         | rt        | offset            |        |            |  |
| BGEZ<br>rs,offset       | Branch<br>On >= 0            | if(rs>=0)<br>pc+=offset*4         | 00000      | rs         | 0000      | offset            |        |            |  |
| BGEZAL<br>rs,offset     | Branch On >= 0 And Link      | r31=pc; if(rs>=0)<br>pc+=offset*4 | 00000      | rs         | 1000      | offset            |        |            |  |
| BGTZ<br>rs,offset       | Branch<br>On > 0             | if(rs>0) pc+=offset*4             | 00011      | rs         | 0000      | offset            |        |            |  |
| BLEZ<br>rs,offset       | Branch<br>On                 | if(rs<=0)<br>pc+=offset*4         | 00011<br>0 | rs         | 0000      | offset            |        |            |  |
| BLTZ<br>rs,offset       | Branch<br>On < 0             | if(rs<0) pc+=offset*4             | 00000      | rs         | 0000      | offset            |        |            |  |
| BLTZAL<br>rs,offset     | Branch<br>On < 0<br>And Link | r31=pc; if(rs<0)<br>pc+=offset*4  | 00000      | rs         | 1000<br>0 | offset            |        |            |  |
| BNE<br>rs,rt,offse<br>t | Branch<br>On Not<br>Equal    | if(rs!=rt)<br>pc+=offset*4        | 00010      | rs         | rt offset |                   |        |            |  |
| BREAK                   | Breakpoin<br>t               | epc=pc; pc=0x3c                   | 00000      | code 00110 |           |                   |        |            |  |
| J target                | Jump                         | pc=pc_upper (target <<2)          | 00001<br>0 | target     |           |                   |        |            |  |
| JAL<br>target           | Jump And<br>Link             | r31=pc;<br>pc=target<<2           | 00001      | target     |           |                   |        |            |  |
| JALR rs                 | Jump And<br>Link<br>Register | rd=pc; pc=rs                      | 00000      | rs         | 0000      | rd                | 00000  | 00100      |  |
| JR rs                   | Jump<br>Register             | pc=rs                             | 00000      | rs         |           |                   |        | 00100<br>0 |  |
| MFC0<br>rt,rd           | Move<br>From                 | rt=CPR[0,rd]                      | 01000<br>0 | 0000       | rt        | t rd 00000000000  |        |            |  |

|                          | Coprocess                    |                              |            |                                         |    |                |  |  |
|--------------------------|------------------------------|------------------------------|------------|-----------------------------------------|----|----------------|--|--|
| MTC0<br>rt,rd            | Move To<br>Coprocess<br>or   | CPR[0,rd]=rt                 | 01000<br>0 | 0010<br>0                               | rt | rd 00000000000 |  |  |
| SYSCALL                  | System<br>Call               | epc=pc; pc=0x3c              | 00000<br>0 | 000000000000000000000000000000000000000 |    |                |  |  |
| Memory A                 | Access                       |                              |            |                                         |    |                |  |  |
| LB<br>rt,offset(r<br>s)  | Load Byte                    | rt=*(char*)(offset+rs )      | 10000<br>0 | rs                                      | rt | offset         |  |  |
| LBU<br>rt,offset(r<br>s) | Load Byte<br>Unsigned        | rt=*(Uchar*)(offset+rs)      | 10010<br>0 | rs                                      | rt | offset         |  |  |
| LH<br>rt,offset(r<br>s)  | Load<br>Halfword             | rt=*(short*)(offset+r<br>s)  | 10000<br>1 | rs                                      | rt | offset         |  |  |
| LBU<br>rt,offset(r<br>s) | Load<br>Halfword<br>Unsigned | rt=*(Ushort*)(offset+<br>rs) | 10010<br>1 | rs                                      | rt | offset         |  |  |
| LW<br>rt,offset(r<br>s)  | Load<br>Word                 | rt=*(int*)(offset+rs)        | 10001<br>1 | rs                                      | rt | offset         |  |  |
| SB<br>rt,offset(r<br>s)  | Store<br>Byte                | *(char*)(offset+rs)=r<br>t   | 10100<br>0 | rs                                      | rt | offset         |  |  |
| SH<br>rt,offset(r<br>s)  | Store<br>Halfword            | *(short*)(offset+rs)=<br>rt  | 10100<br>1 | rs                                      | rt | offset         |  |  |
| SW<br>rt,offset(r<br>s)  | Store<br>Word                | *(int*)(offset+rs)=rt        | 10101<br>1 | rs                                      | rt | offset         |  |  |